# PC133 Single Sided Unbuffered SDRAM DIMM(168pin) SPD Specification

REV. 1.3 March. 2000



#### M366S0424DTS-C75(Intel SPD 1.2B ver. base)

- Dirganization : 4Mx64
- Decomposition : 4Mx16 \*4
- <sup>"</sup> Used component part # : K4S641632D-TC75
- $_{\scriptscriptstyle p}~$  # of rows in module : 1 row
- $_{\scriptscriptstyle p}~$  # of banks in component : 4 banks
- , Feature : 1,000mil height & double sided
- P Refresh : 4K/64ms
- $_{\scriptscriptstyle 0}$  Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Буtе # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 8                                                                                          | 08h       | 1    |
| 5      | # of module rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered & redundant addressing                                        | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module row density                                           | 1 row of 32MB                                                                              | 08h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported          | Hex value | Note |
|--------|---------------------------------------------------------------|-----------------------------|-----------|------|
| Буге # | Function Described                                            | -75                         | -75       | Note |
| 35     | Data signal input hold time                                   | 0.8ns                       | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                           | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                           | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                           | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B              | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                           | 9Bh       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                     | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                     | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea                | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                           | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                           | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                       | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 6                           | 36h       |      |
| 77     | Manufacturer part # (Data bits)                               | 6                           | 36h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                           | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 0                           | 30h       |      |
| 80     | Manufacturer part # (Module depth)                            | 4                           | 34h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                           | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 4                           | 34h       |      |
| 83     | Manufacturer part # (Component revision)                      | D                           | 44h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                           | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                           | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "_"                         | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                           | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                           | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                           | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                       | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                           | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | D-die (5th Gen.)            | 44h       |      |
| 93     | Manufacturing date (Week)                                     | -                           |           | 3    |
| 94     | Manufacturing date (Year)                                     | -                           | -         | 3    |
| 95~98  | Assembly serial #                                             | -                           | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                   | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                      | 64h       |      |
| 127    | PC100 specification details                                   | Detailed 100MHz Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                   | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### M366S0823DTS-C75(Intel SPD 1.2B ver. base)

- Dirganization : 8Mx64
- De Composition : 8Mx8 \*8
- <sup>p</sup> Used component part # : K4S640832D-TC75
- # of rows in module : 1 row
- $_{\scriptscriptstyle p}~$  # of banks in component : 4 banks
- $_{\scriptscriptstyle \rm P}\,$  Feature : 1,375mil height & single sided
- P Refresh : 4K/64ms
- De Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Буtе # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 9                                                                                          | 09h       | 1    |
| 5      | # of module rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module row density                                           | 1 row of 64MB                                                                              | 10h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Byte # | r unotion beschbed                                            | -75                        | -75       | Note |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | 9Ch       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 77     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 0                          | 30h       |      |
| 80     | Manufacturer part # (Module depth)                            | 8                          | 38h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | D                          | 44h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "_"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | D-die (5th Gen.)           | 44h       |      |
| 93     | Manufacturing date (Week)                                     | -                          |           | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### M374S0823DTS-C75(Intel SPD 1.2B ver. base)

- <sup>p</sup> Organization : 8Mx72
- De Composition : 8Mx8 \*9
- <sup>p</sup> Used component part # : K4S640832D-TC75
- $_{\scriptscriptstyle \varrho}~$  # of rows in module : 1 row
- <sup>"</sup> # of banks in component : 4 banks
- $_{\scriptscriptstyle D}~$  Feature : 1,375mil height & single sided
- $_{\rho}$  Refresh : 4K/64ms
- De Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Byte # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 9                                                                                          | 09h       | 1    |
| 5      | # of module rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 72 bits                                                                                    | 48h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | ECC                                                                                        | 02h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | x8                                                                                         | 08h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module row density                                           | 1 row of 64MB                                                                              | 10h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Byte # | Function Described                                            | -75                        | -75       | NOTE |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | AEh       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 7                          | 37h       |      |
| 77     | Manufacturer part # (Data bits)                               | 4                          | 34h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 0                          | 30h       |      |
| 80     | Manufacturer part # (Module depth)                            | 8                          | 38h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | D                          | 44h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "_"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | D-die (5th Gen.)           | 44h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### PC133 Unbuffered DIMM

#### M366S0924BTS-C75(Intel SPD 1.2B ver. base)

- <sup>a</sup> Organization : 8Mx64
- Composition : 8Mx16 \*4
- <sup>a</sup> Used component part # : K4S281632B-TC75
- $_{\scriptscriptstyle \rm p}~$  # of rows in module : 1 Row
- $_{\scriptscriptstyle p}~$  # of banks in component : 4 banks
- $_{\scriptscriptstyle p}~$  Feature : 1,000mil height & single sided
- ρ Refresh : 4K/64ms
- De Contents ;

| Buto # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Byte # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 9                                                                                          | 09h       | 1    |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered & redundant addressing                                        | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 Row of 64MB                                                                              | 10h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Dyte # |                                                               | -75                        | -75       | Note |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | A4h       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 77     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 0                          | 30h       |      |
| 80     | Manufacturer part # (Module depth)                            | 9                          | 39h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 4                          | 34h       |      |
| 83     | Manufacturer part # (Component revision)                      | В                          | 42h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | " _ "                      | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | B-die (3rd Gen.)           | 42h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### M366S0924CTS-C75(Intel SPD 1.2B ver. base)

- <sup>a</sup> Organization : 8Mx64
- Composition : 8Mx16 \*4
- <sup>a</sup> Used component part # : K4S281632C-TC75
- $_{\scriptscriptstyle \rm p}~$  # of rows in module : 1 Row
- $_{\scriptscriptstyle p}~$  # of banks in component : 4 banks
- $_{\scriptscriptstyle \rm P}\,$  Feature : 1,000mil height & single sided
- P Refresh : 4K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Byte # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 9                                                                                          | 09h       | 1    |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x16                                                                                        | 10h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 Row of 64MB                                                                              | 10h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Byte # | Function Described                                            | -75                        | -75       | NOTE |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | A4h       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 77     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 0                          | 30h       |      |
| 80     | Manufacturer part # (Module depth)                            | 9                          | 39h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 4                          | 34h       |      |
| 83     | Manufacturer part # (Component revision)                      | С                          | 43h       |      |
| 84     | Manufacturer part # (Package type)                            | т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "-"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | C-die (4th Gen.)           | 43h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### PC133 Unbuffered DIMM

#### M366S1723ATS-C75(Intel SPD 1.2B ver. base)

- Organization : 16Mx64
- Composition : 16Mx8 \*8
- Used component part # : K4S280832A-TC75
- # of rows in module : 1 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 4K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Dyte # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 row of 128MB                                                                             | 20h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Буте # | Function Described                                            | -75                        | -75       |      |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | ADh       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | Μ                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 77     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 1                          | 31h       |      |
| 80     | Manufacturer part # (Module depth)                            | 7                          | 37h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | A                          | 41h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | " - "                      | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | A-die (2nd Gen.)           | 41h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

Note: 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

- 3. These bytes are programmed by code of Date Week & Date Year with BCD format.
- 4. These bytes are programmed by Samsung 's own Assembly Serial # system. All modules may have different unique serial #.



#### PC133 Unbuffered DIMM

#### M366S1723BTS-C75(Intel SPD 1.2B ver. base)

- Organization : 16Mx64
- Composition : 16Mx8 \*8
- Used component part # : K4S280832B-TC75
- # of rows in module : 1 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 4K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Dyte # | Function Described                                           | -75                                                                                        | -75       | NOLE |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 row of 128MB                                                                             | 20h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Dyte # |                                                               | -75                        | -75       | Note |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | ADh       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 77     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 1                          | 31h       |      |
| 80     | Manufacturer part # (Module depth)                            | 7                          | 37h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | В                          | 42h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "_"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | B-die (3rd Gen.)           | 42h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### PC133 Unbuffered DIMM

#### M366S1723CTS-C75(Intel SPD 1.2B ver. base)

- Organization : 16Mx64
- Composition : 16Mx8 \*8
- Used component part # : K4S280832C-TC75
- # of rows in module : 1 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 4K/64ms
- Contents ;

| Dute # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Byte # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered & redundant addressing                                        | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 row of 128MB                                                                             | 20h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Byte # | Function Described                                            | -75                        | -75       | Note |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | ADh       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 77     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 1                          | 31h       |      |
| 80     | Manufacturer part # (Module depth)                            | 7                          | 37h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | С                          | 43h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "_"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | C-die (4th Gen.)           | 43h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### PC133 Unbuffered DIMM

#### M374S1723ATS-C75(Intel SPD 1.2B ver. base)

- Organization : 16Mx72
- Composition : 16Mx8 \*9
- Used component part # : K4S280832A-TC75
- # of rows in module : 1 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 4K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Dyte # | r unction beschbed                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 72 bits                                                                                    | 48h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | ECC                                                                                        | 02h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | x8                                                                                         | 08h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 Row of 128MB                                                                             | 20h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Byte # | Function Described                                            | -75                        | -75       | NOte |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | BFh       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 7                          | 37h       |      |
| 77     | Manufacturer part # (Data bits)                               | 4                          | 34h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 1                          | 31h       |      |
| 80     | Manufacturer part # (Module depth)                            | 7                          | 37h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | A                          | 41h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "_"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | A-die (2nd Gen.)           | 41h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### PC133 Unbuffered DIMM

#### M374S1723BTS-C75(Intel SPD 1.2B ver. base)

- Organization : 16Mx72
- Composition : 16Mx8 \*9
- Used component part # : K4S280832B-TC75
- # of rows in module : 1 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 4K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Буте # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 72 bits                                                                                    | 48h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | ECC                                                                                        | 02h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | x8                                                                                         | 08h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 Row of 128MB                                                                             | 20h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Byte # | Function Described                                            | -75                        | -75       | NOTE |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | BFh       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 7                          | 37h       |      |
| 77     | Manufacturer part # (Data bits)                               | 4                          | 34h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 1                          | 31h       |      |
| 80     | Manufacturer part # (Module depth)                            | 7                          | 37h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | В                          | 42h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "_"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | B-die (3rd Gen.)           | 42h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### PC133 Unbuffered DIMM

#### M374S1723CTS-C75(Intel SPD 1.2B ver. base)

- Organization : 16Mx72
- Composition : 16Mx8 \*9
- Used component part # : K4S280832C-TC75
- # of rows in module : 1 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 4K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Dyte # | r unction beschbed                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 12                                                                                         | 0Ch       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 Row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 72 bits                                                                                    | 48h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | ECC                                                                                        | 02h       |      |
| 12     | Refresh rate & type                                          | 15.625us, support self refresh                                                             | 80h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | x8                                                                                         | 08h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 Row of 128MB                                                                             | 20h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Byte # | Function Described                                            | -75                        | -75       | NOTE |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | BFh       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 7                          | 37h       |      |
| 77     | Manufacturer part # (Data bits)                               | 4                          | 34h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 1                          | 31h       |      |
| 80     | Manufacturer part # (Module depth)                            | 7                          | 37h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 2                          | 32h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | С                          | 43h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "_"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | C-die (4th Gen.)           | 43h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### M366S3253ATS-C75(Intel SPD 1.2B ver. base)

- Organization : 32Mx64
- Composition : 32Mx8 \*8
- Used component part # : K4S560832A-TC75
- # of rows in module : 1 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 8K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Dyte # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 13                                                                                         | 0Dh       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 7.8us, support self refresh                                                                | 82h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 row of 256MB                                                                             | 40h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| Byte # | Function Described                                            | -75                        | -75       | Note |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | D0h       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 77     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 3                          | 33h       |      |
| 80     | Manufacturer part # (Module depth)                            | 2                          | 32h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 5                          | 35h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | A                          | 41h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "-"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | A-die (2nd Gen.)           | 41h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### PC133 Unbuffered DIMM

#### M366S3253BTS-C75(Intel SPD 1.2B ver. base)

- Organization : 32Mx64
- Composition : 32Mx8 \*8
- Used component part # : K4S560832B-TC75
- # of rows in module : 1 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 8K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| byte # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 13                                                                                         | 0Dh       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 64 bits                                                                                    | 40h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | Non parity                                                                                 | 00h       |      |
| 12     | Refresh rate & type                                          | 7.8us, support self refresh                                                                | 82h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | None                                                                                       | 00h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 row of 256MB                                                                             | 40h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| byte # |                                                               | -75                        | -75       | Note |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | D0h       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 77     | Manufacturer part # (Data bits)                               | 6                          | 36h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 3                          | 33h       |      |
| 80     | Manufacturer part # (Module depth)                            | 2                          | 32h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 5                          | 35h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | В                          | 42h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "-"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | B-die (3rd Gen.)           | 42h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### PC133 Unbuffered DIMM

#### M374S3253ATS-C75(Intel SPD 1.2B ver. base)

- Organization : 32Mx72
- Composition : 32Mx8 \*9
- Used component part # : K4S560832A-TC75
- # of rows in module : 2 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 8K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
| Dyte # | Function Described                                           | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 13                                                                                         | 0Dh       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 72 bits                                                                                    | 48h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | ECC                                                                                        | 02h       |      |
| 12     | Refresh rate & type                                          | 7.8us, support self refresh                                                                | 82h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | x8                                                                                         | 08h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 row of 256MB                                                                             | 40h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
|        |                                                               | -75                        | -75       | Note |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | E2h       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 7                          | 37h       |      |
| 77     | Manufacturer part # (Data bits)                               | 4                          | 34h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 3                          | 33h       |      |
| 80     | Manufacturer part # (Module depth)                            | 2                          | 32h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 5                          | 35h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | A                          | 41h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | "-"                        | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | A-die (2nd Gen.)           | 41h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  |           |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.



#### PC133 Unbuffered DIMM

#### M374S3253BTS-C75(Intel SPD 1.2B ver. base)

- Organization : 32Mx72
- Composition : 32Mx8 \*9
- Used component part # : K4S560832B-TC75
- # of rows in module : 2 Row
- # of banks in component : 4 banks
- Feature : 1,375mil height & single sided
- Refresh : 8K/64ms
- Contents ;

| Byte # | Function Described                                           | Function Supported                                                                         | Hex value | Note |
|--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|------|
|        |                                                              | -75                                                                                        | -75       | Note |
| 0      | # of bytes written into serial memory at module manufacturer | 128bytes                                                                                   | 80h       |      |
| 1      | Total # of bytes of SPD memory device                        | 256bytes (2K-bit)                                                                          | 08h       |      |
| 2      | Fundamental memory type                                      | SDRAM                                                                                      | 04h       |      |
| 3      | # of row address on this assembly                            | 13                                                                                         | 0Dh       | 1    |
| 4      | # of column address on this assembly                         | 10                                                                                         | 0Ah       | 1    |
| 5      | # of module Rows on this assembly                            | 1 row                                                                                      | 01h       |      |
| 6      | Data width of this assembly                                  | 72 bits                                                                                    | 48h       |      |
| 7      | Data width of this assembly                                  | -                                                                                          | 00h       |      |
| 8      | Voltage interface standard of this assembly                  | LVTTL                                                                                      | 01h       |      |
| 9      | SDRAM cycle time @CAS latency of 3                           | 7.5ns                                                                                      | 75h       | 2    |
| 10     | SDRAM access time from clock @CAS latency of 3               | 5.4ns                                                                                      | 54h       | 2    |
| 11     | DIMM configuration type                                      | ECC                                                                                        | 02h       |      |
| 12     | Refresh rate & type                                          | 7.8us, support self refresh                                                                | 82h       |      |
| 13     | Primary SDRAM width                                          | x8                                                                                         | 08h       |      |
| 14     | Error checking SDRAM width                                   | x8                                                                                         | 08h       |      |
| 15     | Minimum clock delay for back-to-back random column address   | tCCD = 1CLK                                                                                | 01h       |      |
| 16     | SDRAM device attributes : Burst lengths supported            | 1, 2, 4, 8 & full page                                                                     | 8Fh       |      |
| 17     | SDRAM device attributes : # of banks on SDRAM device         | 4 banks                                                                                    | 04h       |      |
| 18     | SDRAM device attributes : CAS latency                        | 3                                                                                          | 04h       |      |
| 19     | SDRAM device attributes : CS latency                         | 0 CLK                                                                                      | 01h       |      |
| 20     | SDRAM device attributes : Write latency                      | 0 CLK                                                                                      | 01h       |      |
| 21     | SDRAM module attributes                                      | Non-buffered, non-registered<br>& redundant addressing                                     | 00h       |      |
| 22     | SDRAM device attributes : General                            | +/- 10% voltage tolerance,<br>Burst Read Single bit Write<br>precharge all, auto precharge | 0Eh       |      |
| 23     | SDRAM cycle time @CAS latency of 2                           | -                                                                                          | 00h       | 2    |
| 24     | SDRAM access time from clock @CAS latency of 2               | -                                                                                          | 00h       | 2    |
| 25     | SDRAM cycle time @CAS latency of 1                           | -                                                                                          | 00h       |      |
| 26     | SDRAM access time from clock @CAS latency of 1               | -                                                                                          | 00h       |      |
| 27     | Minimum row precharge time (=tRP)                            | 20ns                                                                                       | 14h       |      |
| 28     | Minimum row active to row active delay (tRRD)                | 15ns                                                                                       | 0Fh       |      |
| 29     | Minimum RAS to CAS delay (=tRCD)                             | 20ns                                                                                       | 14h       |      |
| 30     | Minimum activate precharge time (=tRAS)                      | 45ns                                                                                       | 2Dh       |      |
| 31     | Module Row density                                           | 1 row of 256MB                                                                             | 40h       |      |
| 32     | Command and address signal input setup time                  | 1.5ns                                                                                      | 15h       |      |
| 33     | Command and address signal input hold time                   | 0.8ns                                                                                      | 08h       |      |
| 34     | Data signal input setup time                                 | 1.5ns                                                                                      | 15h       |      |



## PC133 Unbuffered DIMM

| Byte # | Function Described                                            | Function Supported         | Hex value | Note |
|--------|---------------------------------------------------------------|----------------------------|-----------|------|
| #      |                                                               | -75                        | -75       | Note |
| 35     | Data signal input hold time                                   | 0.8ns                      | 08h       |      |
| 36     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 37~60  | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 61     | Superset information (maybe used in future)                   | -                          | 00h       |      |
| 62     | SPD data revision code                                        | Intel Rev 1.2B             | 12h       |      |
| 63     | Checksum for bytes 0 ~ 62                                     | -                          | E2h       |      |
| 64     | Manufacturer JEDEC ID code                                    | Samsung                    | CEh       |      |
| 65~71  | Manufacturer JEDEC ID code                                    | Samsung                    | 00h       |      |
| 72     | Manufacturing location                                        | Onyang Korea               | 01h       |      |
| 73     | Manufacturer part # (Memory module)                           | М                          | 4Dh       |      |
| 74     | Manufacturer part # (DIMM Configuration)                      | 3                          | 33h       |      |
| 75     | Manufacturer part # (Data bits)                               | Blank                      | 20h       |      |
| 76     | Manufacturer part # (Data bits)                               | 7                          | 37h       |      |
| 77     | Manufacturer part # (Data bits)                               | 4                          | 34h       |      |
| 78     | Manufacturer part # (Mode & operating voltage)                | S                          | 53h       |      |
| 79     | Manufacturer part # (Module depth)                            | 3                          | 33h       |      |
| 80     | Manufacturer part # (Module depth)                            | 2                          | 32h       |      |
| 81     | Manufacturer part # (Refresh, #of banks in Comp. & Interface) | 5                          | 35h       |      |
| 82     | Manufacturer part # (Composition component)                   | 3                          | 33h       |      |
| 83     | Manufacturer part # (Component revision)                      | В                          | 42h       |      |
| 84     | Manufacturer part # (Package type)                            | Т                          | 54h       |      |
| 85     | Manufacturer part # (PCB revision & type)                     | S                          | 53h       |      |
| 86     | Manufacturer part # (Hyphen)                                  | " - "                      | 2Dh       |      |
| 87     | Manufacturer part # (Power)                                   | С                          | 43h       |      |
| 88     | Manufacturer part # (Minimum cycle time)                      | 7                          | 37h       |      |
| 89     | Manufacturer part # (Minimum cycle time)                      | 5                          | 35h       |      |
| 90     | Manufacturer part # (TBD)                                     | Blank                      | 20h       |      |
| 91     | Manufacturer revision code (For PCB)                          | S                          | 53h       |      |
| 92     | Manufacturer revision code (For component)                    | B-die (3rd Gen.)           | 42h       |      |
| 93     | Manufacturing date (Week)                                     | -                          | -         | 3    |
| 94     | Manufacturing date (Year)                                     | -                          | -         | 3    |
| 95~98  | Assembly serial #                                             | -                          | -         | 4    |
| 99~125 | Manufacturer specific data (may be used in future)            | Undefined                  | -         |      |
| 126    | System frequency for 100MHz                                   | 100MHz                     | 64h       |      |
| 127    | PC100 specification details                                   | Detailed PC100 Information | ADh       |      |
| 128+   | Unused storage locations                                      | Undefined                  | -         |      |

**Note :** 1. The row select address is excluded in counting the total # of addresses.

2. This value is based on the component specification.

3. These bytes are programmed by code of Date Week & Date Year with BCD format.

